## **Architecture**



Fig. 3.1 - Initial Design



Fig 3.2 - Elaborated Design



Fig. 3.3 - Implemented Design

## **Trick of the Codes**

There wasn't really anything too tricky about the code for this lab. The only parts that took some thought were the derivation of the logic equations for the 4 bit binary to 5 bit BCD decoder as well as the "pinout" for the seven segment. After figuring those two things out, we simply implemented them as processes in VHDL and wrote the testbench to verify that our code worked as intended. A new addition to the labs included the usage of the clock to verify our input processes, but this was derived from previous 3300 experience so this was not of much difficulty aside from small syntax changes. Aside from that, everything is previous knowledge being applied in the new language/syntax of VHDL which is a trick in itself.

## **Corner Cases**

N/A

## Pick the area/resources information from the tool

Power analysis from Implemented netlist. Activity **On-Chip Power** derived from constraints files, simulation files or Dynamic: 11.147 W (98%) vectorless analysis. Signals: 0.112 W (1%)**Total On-Chip Power:** 11.368 W 98% Logic: 98% 0.055 W (1%)**Design Power Budget: Not Specified** 1/0: 10.979 W (98%) **Power Budget Margin:** N/A **Junction Temperature:** 76.9°C Device Static: 0.221 W (2%)Thermal Margin: 8.1°C (1.8 W) 4.6°C/W Effective &JA: Power supplied to off-chip devices: 0 W Confidence level: Low Launch Power Constraint Advisor to find and fix invalid switching activity

Figure 3.4 - On-Chip Power